Implementation of a Channel Equalizer for OFDM Wireless LANs
View/Open
Other authors
Publication date
2004Abstract
This paper presents an implementation of a channel
equalizer for a wireless OFDM according to the IEEE
802.11a and Hiperlan/2 standard. In order to implement
the equalizer, algorithms of low computational complexity
have been analyzed. A rapid prototype design flow is
presented and applied to the prototyping of these equalizer
algorithms in real time on a FPGA platform. A new point of
view in the prototyping design flow and the verification
process is achieved through the last generation system level
design environments for DSPs into FPGAs. These
environments, called visual data flows, are ideally suited
for modeling DSP systems, since they allow a high level of
functional abstraction with different data types and
operators. The implemented channel equalizer reaches a
high degree of hardware simplicity and efficiency, covering
the standard specifications.
Document Type
Object of conference
Language
English
Keywords
Internet sense fils
Pages
7 p.
Publisher
IEEE
Citation
Serra, M.; Marti, P.; Carrabina, J.; , "Implementation of a channel equalizer for OFDM wireless LANs," Rapid System Prototyping, 2004. Proceedings. 15th IEEE International Workshop on , vol., no., pp. 232- 238, 28-30 June 2004
This item appears in the following Collection(s)
- Documents de Congressos [174]
Rights
(C) IEEE
Tots els drets reservats